www.久久久久|狼友网站av天堂|精品国产无码a片|一级av色欲av|91在线播放视频|亚洲无码主播在线|国产精品草久在线|明星AV网站在线|污污内射久久一区|婷婷综合视频网站

當(dāng)前位置:首頁(yè) > 工業(yè)控制 > 電子設(shè)計(jì)自動(dòng)化

Lattice公司的MachXO2系列是非易失性的無(wú)限制重新配置的可編程邏輯器件(PLD),具有低容量PLD,低成本,低功耗和高系統(tǒng)集成度等特點(diǎn),采用65nm閃存工藝技術(shù),和MachXO PLD相比,邏輯容量增加3x,嵌入存儲(chǔ)器曾加10x,靜態(tài)功耗降低100x,查找表(LUT)從256 到 6864,主要用在系統(tǒng)應(yīng)用如通信架構(gòu),計(jì)算,高端工業(yè)設(shè)備和高端醫(yī)療設(shè)備以及消費(fèi)類電子如智能手機(jī),GPS,數(shù)碼相機(jī)和移動(dòng)計(jì)算等.本文介紹了MachXO2系列主要特性, MachXO2-1200器件框圖以及MachXO2 1200ZE評(píng)估板主要特性,方框圖,電路圖與材料清單.

The MachXO2 family of ultra low power, instant-on, non-volatile PLDs has six devices with densities ranging from 256 to 6864 Look-Up Tables (LUTs). In addition to LUT-based, low-cost programmable logic these devices feature Embedded Block RAM (EBR), Distributed RAM, User Flash Memory (UFM), Phase Locked Loops (PLLs), pre-engineered source synchronous I/O support, advanced configuration support including dual-boot capability and hardened versions of commonly used functions such as SPI controller, I2C controller and timer/counter. These fea-tures allow these devices to be used in low cost, high volume consumer and system applications. The MachXO2 devices are designed on a 65nm non-volatile low power process. The device architecture has sev-eral features such as programmable low swing differential I/Os and the ability to turn off I/O banks, on-chip PLLs and oscillators dynamically. These features help manage static and dynamic power consumption resulting in low static power for all members of the family. The MachXO2 devices are available in two versions – ultra low power (ZE) and high performance (HC and HE) devices.

The ultra low power devices are offered in three speed grades -1, -2 and -3, with -3 being the fastest. Sim-ilarly, the high-performance devices are offered in three speed grades: -4, -5 and -6, with -6 being the fastest. HC devices have an internal linear voltage regulator which supports external VCC supply voltages of 3.3V or 2.5V. ZE and HE devices only accept 1.2V as the external VCC supply voltage. With the exception of power supply voltage all three types of devices (ZE, HC and HE) are functionally compatible and pin compatible with each other. The MachXO2 PLDs are available in a broad range of advanced halogen-free packages ranging from the space saving 2.5x2.5 mm WLCSP to the 23x23 mm fpBGA. MachXO2 devices support density migration within the same package. Table 1-1 shows the LUT densities, package and I/O options, along with other key parameters. The pre-engineered source synchronous logic implemented in the MachXO2 device family supports a broad range of interface standards, including LPDDR, DDR, DDR2 and 7:1 gearing for display I/Os.

The MachXO2 devices offer enhanced I/O features such as drive strength control, slew rate control, PCI compati-bility, bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing. Pull-up, pull-down and bus-keeper features are controllable on a “per-pin” basis. A user-programmable internal oscillator is included in MachXO2 devices. The clock output from this oscillator may be divided by the timer/counter for use as clock input in functions such as LED control, key-board scanner and sim-ilar state machines. The MachXO2 devices also provide flexible, reliable and secure configuration from on-chip Flash memory. These devices can also configure themselves from external SPI Flash or be configured by an external master through the JTAG test access port or through the I2C port. Additionally, MachXO2 devices support dual-boot capability (using external Flash memory) and remote field upgrade (TransFR) capability. Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the MachXO2 family of devices. Popular logic synthesis tools provide synthesis library support for MachXO2. Lattice design tools use the synthesis tool output along with the user-specified preferences and constraints to place and route the design in the MachXO2 device. These tools extract the timing from the routing and back-annotate it into the design for timing verification. Lattice provides many pre-engineered IP (Intellectual Property) LatticeCORE™ modules, including a number of reference designs licensed free of charge, optimized for the MachXO2 PLD family. By using these configurable soft core IP cores as standardized blocks, users are free to concentrate on the unique aspects of their design, increas-ing their productivity.

MachXO2系列主要特性:

MachXO2系列產(chǎn)品性能表:


圖1.MachXO2-1200器件框圖

MachXO2 1200ZE評(píng)估板

This user’s guide describes how to start using the MachXO2-1200ZE Breakout Board, an easy-to-use platform for evaluating and designing with the MachXO2-1200ZE PLD. Along with the board and accessories, this kit includes a pre-loaded demonstration design. You may also reprogram the on-board MachXO2-1200ZE device to review your own custom designs.

MachXO2 1200ZE評(píng)估板包括:

–MachXO2-1200ZE PLD (LCMXO2-1200ZE-1TG144C)

–USB mini-B connector for power and programming

–Eight LEDs

–60-hole prototype area

–Four 2x20 expansion header landings for general I/O, JTAG, and external power

–1x8 expansion header landing for JTAG

–3.3V and 1.2V supply rails

• MachXO2-1200ZE Breakout Board – The board is a 3” x 3” form factor that features the following on-board components and circuits:

• Pre-loaded Demo – The kit includes a pre-loaded counter design that highlights use of the embedded MachXO2-1200ZE oscillator and programmable I/Os configured for LED drive.

• USB Connector Cable – The board is powered from the USB mini-B socket when connected to a host PC. The USB channel also provides a programming interface to the LCMXO2-1200ZE JTAG port.

• Lattice Breakout Board Evaluation Kits Web Page

圖2.MachXO2 1200ZE評(píng)估板外形圖

圖3.MachXO2 1200ZE評(píng)估板方框圖

圖4.MachXO2 1200ZE評(píng)估板電路圖:框圖

圖5.MachXO2 1200ZE評(píng)估板電路圖:USB和JTAG接口

圖6.MachXO2 1200ZE評(píng)估板電路圖:FPGA(1)

圖7.MachXO2 1200ZE評(píng)估板電路圖: FPGA(2)

圖8.MachXO2 1200ZE評(píng)估板電路圖:LED電源

MachXO2 1200ZE評(píng)估板材料清單:

詳情請(qǐng)見:
http://www.latticesemi.com/documents/38834.pdf

http://www.latticesemi.com/documents/EB68.pdf



本站聲明: 本文章由作者或相關(guān)機(jī)構(gòu)授權(quán)發(fā)布,目的在于傳遞更多信息,并不代表本站贊同其觀點(diǎn),本站亦不保證或承諾內(nèi)容真實(shí)性等。需要轉(zhuǎn)載請(qǐng)聯(lián)系該專欄作者,如若文章內(nèi)容侵犯您的權(quán)益,請(qǐng)及時(shí)聯(lián)系本站刪除。
換一批
延伸閱讀

根據(jù)客戶的定制化需求,納祥科技推出一款多功能旋鈕拓展塢方案,方案以USB Hub控制器為核心,集合了單片機(jī)、充電IC、旋鈕交互與4顆快捷鍵,支持9個(gè)接口以及SD/TF雙卡槽,確保了多設(shè)備兼容與穩(wěn)定傳輸

關(guān)鍵字: 方案 方案開發(fā) 拓展塢 納祥科技

針對(duì)大型博物館電氣設(shè)計(jì)的復(fù)雜性問(wèn)題 ,詳細(xì)給出了 電氣設(shè)計(jì)方案。首先概述工程總體情況 , 包括博物館的基本結(jié)構(gòu)和電氣需求。在系統(tǒng)設(shè)計(jì)方案部分 ,分析供配電系統(tǒng) , 包括對(duì)電力負(fù)荷的計(jì)算和具體設(shè)計(jì)方法。對(duì)于應(yīng)急照明系統(tǒng) ,...

關(guān)鍵字: 大型博物館 電氣設(shè)計(jì) 方案

隨著各大手機(jī)品牌推出帶無(wú)線充電功能的手機(jī),大家對(duì)無(wú)線充電技術(shù)已不再陌生。充電時(shí),只需將手機(jī)往無(wú)線充電器上一放即可,不需要在凌亂的包里翻出充電器。

關(guān)鍵字: 手機(jī) 無(wú)線充電器 方案

摘要:分布式光伏項(xiàng)目因投資收益率較高,目前正處于快速發(fā)展的階段。現(xiàn)首先對(duì)建設(shè)分布式光伏項(xiàng)目的意義及工程流程進(jìn)行了說(shuō)明,然后對(duì)施工中遇到的主要技術(shù)問(wèn)題進(jìn)行了分析,最后給出了解決方案,可供設(shè)計(jì)和工程技術(shù)人員參考。

關(guān)鍵字: 分布式光伏 方案 技術(shù)

摘要:新建廠站的測(cè)控支持直接接入智能遠(yuǎn)動(dòng)機(jī)的要求,而某些采用非IEC61850通信規(guī)約和非IEC103通信規(guī)約廠站的測(cè)控不支持直接接入智能遠(yuǎn)動(dòng)機(jī)的要求。過(guò)渡階段,可以通過(guò)規(guī)約轉(zhuǎn)換器接入智能遠(yuǎn)動(dòng)機(jī),最終將測(cè)控改造成支持IE...

關(guān)鍵字: 測(cè)控 方案 DNP測(cè)控

摘要:在智能制造的時(shí)代背景下,智能倉(cāng)儲(chǔ)越來(lái)越受到制藥行業(yè)的重視,當(dāng)傳統(tǒng)的"高架庫(kù)+人工叉車"已無(wú)法滿足企業(yè)進(jìn)一步的要求時(shí),繁多的智能化方案撲面而來(lái),現(xiàn)根據(jù)制藥行業(yè)的特殊性以及智能倉(cāng)儲(chǔ)的發(fā)展現(xiàn)狀,對(duì)目前適用于制藥行業(yè)的智能...

關(guān)鍵字: 智能制造 智能倉(cāng)儲(chǔ) 方案

編身邊的有不少朋友老家在鄉(xiāng)鎮(zhèn),相比北上廣深,家里那簡(jiǎn)直都是土豪式的獨(dú)棟住宅,有些也是復(fù)式的商品房。 不過(guò)他們都有一個(gè)問(wèn)題,就是wifi信號(hào)不好,只有wifi路由放置的那一層樓有信號(hào),其他樓層wifi信號(hào)很弱,網(wǎng)速慢,網(wǎng)...

關(guān)鍵字: Wi-Fi 方案

摘 要:傳統(tǒng)倉(cāng)儲(chǔ)管理存在存儲(chǔ)不集中,作業(yè)流程繁瑣,無(wú)法進(jìn)行批次管理和庫(kù)位管理,導(dǎo)致出現(xiàn)倉(cāng)庫(kù)作業(yè)效率低下、員工工作量不均衡、庫(kù)存量大等問(wèn)題。文中通過(guò)建立現(xiàn)代化倉(cāng)儲(chǔ)WMS管理體系,實(shí)現(xiàn)了倉(cāng)儲(chǔ)資源共享,降低了企業(yè)運(yùn)營(yíng)成本, 提...

關(guān)鍵字: 倉(cāng)儲(chǔ) 管理 WMS 規(guī)劃 方案

在工作中,凡是涉及到產(chǎn)品開發(fā)幾乎都會(huì)實(shí)現(xiàn)參數(shù)存儲(chǔ)功能,一般參數(shù)存儲(chǔ)會(huì)采用如下的存儲(chǔ)介質(zhì)進(jìn)行。

關(guān)鍵字: MCU 參數(shù)存儲(chǔ) 方案
關(guān)閉
關(guān)閉